# Pre lab exp 8

### **Encs 2110**

Name: saja asfour

Id: 1210737

Sec:8

## 1-using quartus to build the following circuit:

a) Build half adder on data flow:





b)Build the full adder using half adder structural

```
module FA(a,b,cin,sum,cout);
input a,b,cin;
output cout,sum;
wire sl,cl,c2;
HA fa0(a,b,sl,cl);
HA fal(cin,sl,sum,c2);
or gl(cout,c2,cl);
endmodule
```





### c)Build a 2-bit counter on behavioral:

```
module counter(clk,en,rst,en_o,count);
   input clk, en, rst;
   output reg [1:0] count;
   output reg en o;
   always @(posedge clk)
 begin
     if (rst)//rst==l'bl
     begin
      count <= 0;
      end
     else if (en)//rst==l'bl
     begin
      count <= count + 1;
      end
e
    end
   endmodule
```



#### d)Build a 8\*1 multiplexer on behavioral

```
module mux8(input[7:0]a,input[3:0] sel,output reg z);
always@(*)
begin
if (sel==3'b000)z=a[0];
else if(sel==3'b001) z=a[1];
else if(sel==3'b010) z=a[2];
else if(sel==3'b011) z=a[3];
else if(sel==3'b100) z=a[4];
else if(sel==3'b101) z=a[5];
else if(sel==3'b110) z=a[6];
else z=a[7];
end
endmodule
```



### e)Build 2\*4 decoder using basic gate(structural)

```
module dec2to4(en,a,b,y);
     // declare input and output ports
     input en,a,b;
     output [3:0]y;
     // supportive connections required
     // to connect nand gates
     wire enb, na, nb;
     // instantiate 4 nand gates and 3 not gates
     // make connections by referring the above logic diagram
     not n0 (enb, en);
     not nl(na,a);
     not n2(nb,b);
    nand n3(y[0],enb,na,nb);
     nand n4(y[1],enb,na,b);
     nand n5(y[2],enb,a,nb);
     nand n6(y[3],enb,a,b);
 endmodule
```

